Taking 2.5D/3DIC physical verification to the next level

Download Sponsored By : Siemens

As package designs evolve, so do verification requirements and challenges. Designers working on multi-die, multi-chiplet stacked configurations in 2.5/3D IC designs can now use enhanced Calibre 3DSTACK physical verification checks to verify die alignments for proper connectivity and electrical behavior. A Calibre 3DSTACK precheck mode enables design teams to find and correct basic implementation mistakes and systemic errors before invoking the Calibre 3DSTACK signoff run, eliminating unnecessary debugging iterations and speeding up the overall package verification flow.

The admin of this site has disabled the download button for this page.